

# AN3326 Application note

# SPC56EL60 hardware design guideline

#### Introduction

This application note serves as a guideline to hardware designers and provides configuration and layout recommendations for the SPC56EL60 microcontroller unit.

The document covers the following topics:

- Voltage regulator (V<sub>REG</sub>)
- Main oscillator
- Supply pins
- Analog input pins
- Reference reset circuit

March 2011 Doc ID 18333 Rev 2 1/21

AN3326

# **Contents**

Contents

| 1      | Ove       | rview                                                                                | 4   |
|--------|-----------|--------------------------------------------------------------------------------------|-----|
| 2      | On-c      | chip voltage regulator                                                               | 5   |
|        | 2.1       | Recommended transistor                                                               | 6   |
|        |           | 2.1.1 Power dissipation of external transistor                                       | 7   |
|        |           | 2.1.2 Ballast transistor junction temperature                                        | 7   |
|        |           | 2.1.3 Ballast transistor V <sub>CE(sat)</sub> (collection-emitter saturation voltage | э)7 |
|        |           | 2.1.4 Ballast transistor inductance                                                  | 7   |
| 3      | Mair      | n oscillator                                                                         | 9   |
|        | 3.1       | Reference oscillator circuit                                                         | 9   |
|        |           | 3.1.1 Oscillator hardware recommendations                                            | 11  |
| 4      | Sup       | ply pins and decoupling                                                              | 12  |
|        | 4.1       | Decoupling capacitors                                                                | 12  |
|        | 4.2       | Layout recommendations                                                               | 16  |
| 5      | Ana       | log input pins                                                                       | 17  |
| 6      | Refe      | erence reset circuit                                                                 | 18  |
| Apper  | ndix A I  | Reference document                                                                   | 19  |
| Revisi | ion histo | ory                                                                                  | 20  |

AN3326 List of figures

# List of figures

| Figure 1.  | Block scheme of SPC56EL60 used with the internal ballast  | . 5 |
|------------|-----------------------------------------------------------|-----|
| Figure 2.  | Block scheme of SPC56EL60 used with an external ballast   | . 6 |
| Figure 3.  | External NPN ballast connection                           | . 7 |
| Figure 4.  | Reference oscillator circuit                              | 10  |
| Figure 5.  | External ballast decoupling capacitors                    | 13  |
| Figure 6.  | Core logic decoupling capacitors                          | 13  |
| Figure 7.  | PLL voltage supply decoupling capacitors                  | 14  |
| Figure 8.  | Voltage regulator supply decoupling capacitors            | 14  |
| Figure 9.  | IO voltage supply decoupling capacitors                   | 15  |
| Figure 10. | Flash and oscillator voltage supply decoupling capacitors | 15  |
| Figure 11. | ADC voltage supply filtering and decoupling capacitors    | 16  |
| Figure 12. | Impedance matching of the analog input pins               | 17  |
| Figure 13. | Reference reset circuit                                   | 18  |

Overview AN3326

#### 1 Overview

SPC56EL60 devices are members of a new family of microcontrollers designed for Safety Integrity Level 3 (SIL3) and Automotive SIL D (ASILD) compliant chassis and safety applications. These microcontrollers are based on two high-performance e200z4d cores built on Power Architecture<sup>®</sup> technology.

The device is supplied externally with a single voltage supply, 3.3 V. Internally the chip operates with two supply voltages, namely the main supply (3.3 V) and the core logic supply (1.2 V).

Moreover, the analog reference voltage, which is supplied externally as well, can be either 3.3 V or 5 V depending on the application requirements.

All SPC56EL60 electrical characteristics, including the absolute maximum ratings and recommended operating conditions (for example, threshold voltages, maximum and minimum supply voltages, etc.), as well as the package mechanical drawings, can be found in the device datasheet. Pin assignments can be found in both the device reference manual and datasheet.

# 2 On-chip voltage regulator

The SPC56EL60 device is supplied with 3.3 V  $\pm 10\%$  (3.0–3.6 V). Additionally, the device's on-chip linear voltage regulator (V<sub>REG</sub>) generates a reference voltage enabling the regulation of the 1.2 V via the internal or external ballast from the external 3.3 V voltage supply.

The on-chip voltage regulator module provides the following main features:

- Works with either an NPN external ballast transistor or the internal one
- Auto-detection of the external ballast (if external ballast is not detected, SPC56EL60 works with the internal one)
- Low- and high-voltage detection on the 1.2 V supply
- Low-voltage detection on the 3.3 V supply voltages

SPC56EL60 can work using either the internal ballast (see *Figure 1*) or an external one (see *Figure 2*).

Figure 1. Block scheme of SPC56EL60 used with the internal ballast



1. Grey blocks represent external passive components.



Figure 2. Block scheme of SPC56EL60 used with an external ballast

1. Grey blocks represent external passive components.

The use of the internal ballast eliminates all external components shown in *Figure 5* (that is, the bipolar transistor used as ballast and two decoupling capacitors). However, in this configuration the consumption caused by the drop in the externally supplied 3.3V, and 1.2V, used by the digital logic, is dissipated by the package of SPC56EL60 itself. This dissipation does not permit a high consumption to be achieved.

If an external ballast is used, the consumption due to this drop is dissipated by the external bipolar regulator. In such a way a higher consumption can be achieved.

The selection between either external or internal ballast is done by the V<sub>REG</sub> module itself through its auto-detection feature:

- After a destructive reset (for example, power on), SPC56EL60 always starts using the internal ballast.
- 2. External ballast detection begins.
- 3. If external ballast is detected, SPC56EL60 switches to it; if not, SPC56EL60 continues working with the internal one.

The device cannot be used with the 1.2 V supplied directly from the external regulator, but the 1.2 V has to be controlled by the internal regulator.

#### 2.1 Recommended transistor

6/21

The  $V_{REG}$  circuit is a classic emitter-follower configuration. The voltage regulator external NPN ballast base control (BCTRL) pin controls the the voltage on the 1.2 V pin by controlling the current on the base of the transistor.

The nominal target output is 1.2 V. Due to all variations the actual output has an accuracy of  $\pm$  10% (that is, 1.08 V to 1.32 V).

The stabilization of the output voltage is achieved using an external capacitance of several  $\mu$ F (see *Section 4*).

*Figure 3* shows how the external ballast has to be connected to the related SPC56EL60 pins.

Figure 3. External NPN ballast connection



The gain of the bipolar ballast must be high enough to start up the device and low enough to prevent the  $V_{\text{RFG}}$  becoming instable.

The BCP68 from ON Semiconductor is a recommended bipolar transistor<sup>(a)</sup> able to provide a stable low voltage digital supply to the device. The list of supported transistors can be found in the SPC56EL60L3, SPC56EL60L5 datasheet (see *Appendix A: Reference document*).

#### 2.1.1 Power dissipation of external transistor

The power dissipation required by the bypass transistor is dependent upon the voltage drop across it, the core current and the selected supply range.

Assuming the CPU draws 250 mA<sup>(b)</sup> and a 3.3 V supply, the worst case voltage drop with +10% 3.3 V supply is 2.5 V (that is, 3.6 V - 1.08 V = 2.52 V). This leads to about 0.62 watts of power dissipation.

#### 2.1.2 Ballast transistor junction temperature

The ballast transistor maximum junction temperature is typically 150 °C, although in some transistors it may be as high as 165 °C.

Depending on the maximum ambient temperature, the ballast transistor may have a limited allowed temperature rise and thus requires adequate heatsinking. Thermal characteristics of the board and heatsink are required for this calculation.

# 2.1.3 Ballast transistor V<sub>CE(sat)</sub> (collection-emitter saturation voltage)

To reduce the power dissipation in the transistor, a series resistor that will drop the collector voltage can be added. If such a resistor is added, the user must ensure that the transistor does not enter saturation phase. The transistor must remain out of saturation with the minimum expected supply and the maximum expected  $V_{\rm CORE}$  rail (that is, 1.32 V).

#### 2.1.4 Ballast transistor inductance

SPC56EL60 boards must be designed carefully to decrease the parasitic inductance.

57

a. For complete details on these bipolar transistors, please refer to the respective transistor datasheet.

b. Please check value for your configuration in the latest SPC56EL60 datasheet.

Two kinds of parasitic inductance are present:

- Inductance due to the distance between the ballast transistor's heatsink rail and the microcontroller
- Inductance due to the lengths of the 1.2 V traces and of the BCTRL signal

Those inductances reduce the phase margin. It is recommended that:

- Inductance on BCTRL is kept below 15 nH
- Inductance on 1.2 V is kept below 15 nH

AN3326 Main oscillator

### 3 Main oscillator

The SPC56EL60 uses an external crystal as input for both PLLs. The main oscillator provides the following main features:

- Input frequency range: 4–40 MHz
- Crystal input mode
- External reference clock (3.3 V) input mode
- FMPLL reference

For noise immunity reasons, the oscillator uses a dedicated 3.3 V supply. This supply is provided by the pins  $V_{DD\_HV\_OSC}$  and  $V_{SS\_HV\_OSC}$  (see *Section 4*).

Table 1 shows a list of the recommended crystals and their main parameters.

Note:

User shall configure the XOSC\_MARGIN bit through the user option bit depending on the chosen crystal.

XOSC\_MARGIN must be set to '0' if a 4 MHz crystal is chosen and set to '1' in all other cases

XOSC\_MARGIN does not need to be configured if SPC56EL60 cut 1 is used.

Table 1. Recommended crystals and their main parameters

| Nominal frequency<br>[MHz] | Crystal model | Load on EXTAL/XTAL <sup>(1)</sup> $C_1 = C_2$ [pF] |
|----------------------------|---------------|----------------------------------------------------|
| 4.0                        | NX8045GB      | 4.7                                                |
| 8.0                        | NX5032GA      | 23.0 <sup>(2)</sup>                                |
| 8.0                        | NX8045GB      | 23.0 <sup>(2)</sup>                                |
| 10.0                       | NX5032GA      | 21.0 <sup>(2)</sup>                                |
| 12.0                       | NX5032GA      | 19.0 <sup>(2)</sup>                                |
| 16.0                       | NX5032GA      | 5.6                                                |
| 40.0                       | NX5032GA      | 8.0                                                |
| 40.0                       | NX3225GA      | 8.0                                                |

C<sub>1</sub> and C<sub>2</sub> include the parasitic capacitors which must be taken into account to choose the proper external capacitors.

#### 3.1 Reference oscillator circuit

This section describes the key items of the oscillator circuit.

The oscillator circuit consists of the following components:

- Crystal
- Two capacitors

*Figure 4* contains a schematic of the on-chip oscillator<sup>(c)</sup>. *Table 1* provides a list of recommended crystals and the suggested value of the two load capacitors  $C_1$  and  $C_2$ .

<sup>2.</sup> Value to be confirmed by characterization

Main oscillator AN3326

No other external components (for example, a bias resistor) are needed.

Figure 4. Reference oscillator circuit



4

10/21 Doc ID 18333 Rev 2

c. Main oscillator supply pins are not shown; see Section 4: Supply pins and decoupling for pin details.

AN3326 Main oscillator

#### 3.1.1 Oscillator hardware recommendations

To optimize performance and minimize EMC (electromagnetic compatibility) susceptibility, the following recommendations are provided:

- Use the crystal with the lowest frequency and set the FMPLL multiplication factor to obtain the chosen system operating frequency.
- Keep the oscillator circuit as compact as possible in order to minimize the amount of emissions generated by currents due to high order harmonics<sup>(d)</sup>.
- For the crystals listed in *Table 1*, the maximum PCB parasitic capacitance between EXTAL and XTAL shall not exceed 1.5 pF.
- Connect V<sub>SS\_HV\_OSC</sub> directly to the ground plane so that return currents can flow easily between V<sub>SS\_HV\_OSC</sub> and the two capacitors (C<sub>1</sub> and C<sub>2</sub>).
- Avoid other high frequency signals near the oscillator circuitry as they can have an undesirable influence on the oscillator.
- Lay out/configure the ground supply on the basis of low impedance.
- Shield the crystal with an additional ground plane underneath the crystal.
- Do not lay out sensitive signals near the oscillator (analyze cross-talk between different layers).
- Place capacitors at both ends of the crystal, connected directly to the ground plane.
- The crystal package, when metallic, should be connected directly to ground, while keeping the overall loop as small as possible.
- EXTAL
  - Oscillator not in bypass mode: EXTAL is the analog output of the oscillator amplifier circuit.
  - Oscillator in bypass mode: EXTAL is the analog input for the clock generator.
- XTAL is the analog input of the oscillator amplifier circuit. The XTAL pin needs to be grounded (connected to V<sub>SS HV OSC</sub>) if the oscillator is used in bypass mode.

Doc ID 18333 Rev 2 11/21

d. The oscillator circuit has currents flowing at the crystal's fundamental frequency. Even if the oscillator is clipped, higher order harmonics are present as well.

# 4 Supply pins and decoupling

The SPC56EL60 has different supply/decoupling pins:

- Core logic pins (V<sub>DD\_LV\_CORx</sub> and V<sub>SS\_LV\_CORx</sub>)
- Voltage regulator pins<sup>(e)</sup> (V<sub>DD HV PMU</sub> and V<sub>DD HV REGx</sub>)
- ADC<sub>0</sub> and ADC<sub>1</sub> pins (V<sub>DD\_HV\_ADV</sub> and V<sub>SS\_HV\_ADV</sub>)
- Input/Output pins (V<sub>DD HV IO</sub> and V<sub>SS HV IO</sub>)
- Crystal oscillator amplifier pins (V<sub>DD HV OSC</sub> and V<sub>SS\_HV\_OSC</sub>)
- Flash pins (V<sub>DD\_HV\_FLA</sub> and V<sub>SS\_HV\_FLA</sub>)
- $\bullet \quad \text{FMPLL pins } (V_{DD\_LV\_PLL0\_PLL1} \text{ and } V_{SS\_LV\_PLL0\_PLL1}) \\$

Other pins which must by considered are:

- External NPN ballast base control pin (BCRTL)
- ullet ADC $_0$  and ADC $_1$  high voltage reference (V $_{DD\_HV\_ADR0}$  and V $_{DD\_HV\_ADR1}$ )
- ADC<sub>0</sub> and ADC<sub>1</sub> low voltage reference (V<sub>DD LV ADR0</sub> and V<sub>DD LV ADR1</sub>)

Please refer to the device reference manual and datasheet for complete details on these pins.

## 4.1 Decoupling capacitors

12/21

This section provides the values of the different recommended capacitors.

Hardware designers must pay particular attention to place the decoupling capacitors beside the respective pins.

Figure 5 shows the connection between the external ballast and SPC56EL60. The diagram shows the two required capacitors. Designers must place a min capacitor of  $12\mu F$  beside the transistor emitter close to the microcontroller (max ESR 100 mOhm).

Suggested value for this capacitor is  $20\mu F$ ; this value considers de-rating with regard to the voltage, temperature and aging.

Doc ID 18333 Rev 2

V<sub>DD\_HV\_PMU</sub> pin is the voltage supply of the internal regulator; V<sub>DD\_HV\_REGx</sub> pins are the collector of the internal ballasts.



Figure 5. External ballast decoupling capacitors

1. The 20  $\mu$ F capacitor is optional (see *Figure 6* footnote).

In case the user would like to use the SPC56EL60 with the internal ballast, the 12  $\mu$ F and 10  $\mu$ F capacitor of *Figure 5* are not needed.

Note: A base capacitor is not needed in external or internal ballast configuration.

*Figure 6* shows the decoupling capacitors needed by the logic supply pins (1.2 V). The number of these pins depends on the chosen SPC56EL60 package (for example, the 144-pin package includes six pairs of logic supply pins).



Figure 6. Core logic decoupling capacitors

 In case of external ballast, the 2.2μF capacitor is optional. If a 2.2μF capacitor is placed on every VDD\_LV\_CORx pins, the 20μF capacitor on the ballast can be removed. *Figure 7*, *Figure 8* and *Figure 9* show the recommended decoupling capacitors for the following supply pins:

- PLL
- Voltage regulator
- IO
- Flash
- Oscillator

Figure 7. PLL voltage supply decoupling capacitors



<sup>1.</sup> The VDD\_LV\_PLL pin must be connected at PCB level to the other 1.2 V pins. This connection is required in both cases, leopard working with the internal or external ballast.

Figure 8. Voltage regulator supply decoupling capacitors



SPC56EL60 devices always start using the internal ballast, which means that the decoupling capacitors connected to  $V_{DD\_HV\_REGx}$  are needed even if the external ballast is present on the board.

The number of  $V_{DD\_HV\_REGx}$  pins depends on the chosen package (for example, the 144-pin package includes three of these pins).

14/21 Doc ID 18333 Rev 2

Figure 9. IO voltage supply decoupling capacitors





SPC56EL60 ADCs can be supplied either with 3.3 V or 5 V (both ADCs must use the same voltage supplies). *Figure 11* shows the capacitors needed by the ADC supply and reference.



Figure 11. ADC voltage supply filtering and decoupling capacitors

## 4.2 Layout recommendations

Some recommendations on the layout and component distribution are listed below:

- Each decoupling capacitor should be placed next to the respective pin.
- If possible use a small plane to distribute V<sub>CORE</sub> (1.2 V) with a low parasitic inductance to each pin.
- The parasitic inductance on the ballast output (1.2 V) must be kept below 15 nH.
- The parasitic inductance between the BCTRL pin and the ballast input must be kept below 15 nH.
- Low Equivalent Series Resistance (ESR) and low Equivalent Series Inductance (ESL) capacitors should be used for the 1.2 V stability capacitors<sup>(f)</sup>. Use preferably ceramic capacitors. Do not use electrolytic capacitors as stabilization capacitors.
- Use a multi-layer printed circuit board with a separate layer dedicated to the ground and another one to the voltage supply.

Doc ID 18333 Rev 2

16/21

f. Please refer to the device datasheet for the recommended maximum ESR value.

AN3326 Analog input pins

# 5 Analog input pins

To maximize the performance of the internal ADC without sacrificing conversion accuracy, hardware designers must take into account the impendance matching of the analog input pins.

*Figure 12* shows the recommended circuit to match this impedance. The external components ( $R_F$   $C_F$  and  $R_L$ ) must be chosen accordingly to the application parameters (for example, conversion rate, internal resistance of the input signal ( $R_S$ ), etc.).

The device datasheet includes all needed steps and equations needed to choose these external components (please refer to the *Input Impedance and ADC Accuracy* section of the device datasheet).

Figure 12. Impedance matching of the analog input pins



Reference reset circuit AN3326

### 6 Reference reset circuit

The SPC56EL60 external reset pin is a bidirectional low active signal.

For safety reasons an internal weak pull down structure is implemented. In such a configuration, if the reset pin is open (for example, due to a faulty condition), the device is remains in reset state.

This pin acts as an input to initialize the SPC56EL60 to a known start-up state and acts as an output when an internal device function causes a reset.

The minimum reset pulse duration is 500 ns.

*Figure 13* shows the suggested reset circuit. Basic components are:

- External open-drain microprocessor reset device
- External pull-up resistor (R<sub>P</sub>)
- NOR gate digital port to manage multiple reset sources

Figure 13. Reference reset circuit



The value of the pull-up resistor must be chosen according to the internal pull-down resistor integrated in SPC56EL60 and the external reset device component. For example, using the STM6315RDW13F as microprocessor reset, a resistor of  $2.2K\Omega$  works properly.

AN3326 Reference document

# Appendix A Reference document

 SPC56EL60L3, SPC56EL60L5 32-bit Power Architecture<sup>®</sup> microcontroller for automotive SIL3/ASILD chassis and safety applications (Doc ID 15457) Revision history AN3326

# **Revision history**

Table 2. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                   |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-Dec-2010 | 1        | Initial release.                                                                                                                                                                          |
| 04-Mar-2011 | 2        | Added the footnote under the figure 7. Updated Section 4.1: Decoupling capacitors. Added the footnote under the figure 5. Modified the footnote under the Fig 6. Updates Fig 5 and Fig 6. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

